| MCS-48 | 8048 - 8049 | |---------------|-------------| | and | 8041 - 8042 | | <b>UPI-41</b> | | | Ceibo In-Circuit<br>Emulator Supporting<br>MCS-48 and UPI-41: | <b>DS-48</b> | |---------------------------------------------------------------|----------------------------------------------| | | http://www.ceibo.com/eng/products/ds48.shtml | # intel. ## P8748H/P8749H 8048AH/8035AHL/8049AH/8039AHL/8050AH/8040AHL HMOS SINGLE-COMPONENT 8-BIT MICROCONTROLLER - High Performance HMOS II - Interval Time/Event Counter - Two Single Level Interrupts - Single 5-Volt Supply - Over 96 Instructions; 90% Single Byte - Programmable ROMs Using 21V - Easily Expandable Memory and I/O - Up to 1.36 μs Instruction Cycle All Instructions 1 or 2 Cycles The Intel MCS®-48 family are totally self-sufficient, 8-bit parallel computers fabricated on single silicon chips using Intel's advanced N-channel silicon gate HMOS process. The family contains 27 I/O lines, an 8-bit timer/counter, and on-board oscillator/clock circuits. For systems that require extra capability, the family can be expanded using MCS®-80/MCS®-85 peripherals. These microcontrollers are available in both masked ROM and ROMless versions as well as a new version, The Programmable ROM. The Programmable ROM provides the user with the capability of a masked ROM while providing the flexibility of a device that can be programmed at the time of requirement and to the desired data. Programmable ROM's allow the user to lower inventory levels while at the same time decreasing delay times and code risks. These microcomputers are designed to be efficient controllers as well as arithmetic processors. They have extensive bit handling capability as well as facilities for both binary and BCD arithmetic. Efficient use of program memory results from an instruction set consisting of mostly single byte instructions and no instructions over 2 bytes in length. | Device | Internal | Memory | RAM STANDBY | |---------|-------------------------|-------------|-------------| | 8050AH | 4K x 8 ROM | 256 x 8 RAM | | | 8049AH | 2K x 8 ROM | 128 x 8 RAM | yes | | 8048AH | 1K x 8 ROM | 64 x 8 RAM | yes | | 8040AHL | None | 256 x 8 RAM | yes | | 8039AHL | None | 128 x 8 RAM | yes | | 8035AHL | None | 64 x 8 RAM | yes | | P8749H | 2K x 8 Programmable ROM | 128 x 8 RAM | yes | | P8748H | 1K x 8 Programmable ROM | 64 x 8 RAM | no | Figure 1. Block Diagram 270053-2 Figure 2. Logic Symbol Figure 3. Pin Configuration Figure 4. Pad Configuration Table 1, Pin Description | Symbol | Pin<br>No. | Function | Device | |------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | V <sub>SS</sub> | 20 | Circuit GND potential. | All | | V <sub>DD</sub> | 26 | +5V during normal operation. | All | | | | Low power standby pin. | 8048AH<br>8035AHL<br>8049AH<br>8039AHL<br>8050AH<br>8040AHL | | | | Programming power supply ( + 21V). | P8748H<br>P8749H | | Vcc | 40 | Main power supply; + 5V during operation and programming. | All | | PROG | 25 | Output strobe for 8243 I/O expander. | All | | | | Program pulse (+ 18V) input pin During Programming. | P8748H<br>P8749H | | P10-P17<br>Port 1 | 27-34 | 8-bit quasi-bidirectional port. | All | | P20-P23<br>P24-P27<br>Port 2 | 21-24<br>35-38 | 8-bit quasi-bidirectional port. P20-P23 contain the four high order program counter bits during an external program memory fetch and serve as a 4-bit I/O expander bus for 8243. | All | | DB0-DB7<br>BUS | 12-19 | True bidirectional port which can be written or read synchronously using the RD, WR strobes. The port can also be statically latched. Contains the 8 low order program counter bits during an external program memory fetch, and receives the addressed instruction under the control of PSEN. Also contains the address and data during an external RAM data store instruction, under control of ALE, RD, and WR. | All | | ТО | 1 | Input pin testable using the conditional transfer instruction JT0 and JNT0. T0 can be designated as a clock output using ENT0 CLK instruction. | All | | | | Used during programming. | P8748H<br>P8749H | Table 1. Pin Description (Continued) | Symbol | Pin<br>No. | Function | Device | |--------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | T1 | 39 | Input pin testable using the JT1, and JNT1 instructions. Can be designated the timer/counter input using the STRT CNT instruction. | All | | INT | 6 | Interrupt input. Initiates an interrupt if interrupt is enabled. Interrupt is disabled after a reset. Also testable with conditional jump instruction. (Active low) interrupt must remain low for at least 3 machine cycles for proper operation. | All | | RĎ | 8 | Output strobe activated during a BUS read. Can be used to enable data onto the bus from an external device. Used as a read strobe to external data memory. (Active low) | All | | RESET | 4 | Input which is used to initialize the processor. (Active low) (Non TTL V <sub>IH</sub> ) | All | | | | Used during power down. | 8048AH<br>8035AHL<br>8049AH<br>8039AHL<br>8050AH<br>8040AHL | | | | Used during programming. | P8748H<br>P8749H | | | | Used during ROM verification. | 8048AH<br>P8748H<br>8049AH<br>P8749H<br>8050AH | | WR | 10 | Output strobe during a bus write. (Active low) Used as write strobe to external data memory. | All | | ALE | 11 | Address latch enable. This signal occurs once during each cycle and is useful as a clock output. The negative edge of ALE strobes address into external data and program memory. | All | | PSEN | 9 | Program store enable. This output occurs only during a fetch to external program memory. (Active low) | All | | SS | 5 | Single step input can be used in conjunction with ALE to "single step" the processor through each instruction. | All | | | | (Active low) Used in sync mode. | 8048AH<br>8035AHL<br>8049AH<br>8039AHL<br>8050AH<br>8040AHL | | EA | 7 | External access input which forces all program memory fetches to reference external memory. Useful for emulation and debug. (Active high) | All | | | | Used during (18V) programming. | P8748H<br>P8749H | | | | Used during ROM verification (12V). | 8048AH<br>8049AH<br>8050AH | | XTAL1 | 2 | One side of crystal input for internal oscillator. Also input for external source. (Non TTL $V_{\text{IH}}$ ) | All | | XTAL2 | 3 | Other side of crystal input. | Ail | **Table 2. Instruction Set** | Accumulator | | | | |---------------|-------------------------------|-------|--------| | Mnemonic | Description | Bytes | Cycles | | ADD A, R | Add register to A | 1 | 1 | | ADD A, @R | Add data memory to A | 1 | 1 | | ADD A, #data | Add immediate to A | 2 | 2 | | ADDC A, R | Add register with carry | 1 | 1 | | ADDC A, @R | Add data memory with carry | 1 | . 1 | | ADDC A, #data | Add immediate with carry | 2 | 2 | | ANL A, R | And register to A | 1 | 1 | | ANL A, @R | And data memory to A | 1 | 1 | | ANL A, #data | And immediate to A | 2 | 2 | | ORL A, R | Or register to A | 1 | . 1 | | ORL A, @R | Or data memory to A | 1 | 1 | | ORL A, #data | Or immediate to A | 2 | 2 | | XRL A, R | Exclusive or register to A | 1 | 1 | | XRL A, @R | Exclusive or data memory to A | 1 | 1 | | XRL A, #data | Exclusive or immediate to A | 2 | 2 | | INC A | Increment A | 1 | 1 | | DEC A | Decrement A | 1 | 1 | | CLR A | Clear A | 1 | 1 | | CPL A | Complement A | 1 | 1 | | DA A | Decimal adjust A | 1 | 1 | | SWAP A | Swap nibbles of A | 1 | 1 | | RLA | Rotate A left | 1 | 1 | | RLC A | Rotate A left through carry | 1 | 1 | | RR A | Rotate A right | 1 | 1 | | RRC A | Rotate A right through carry | 1 | 1 | | Input/Output | | | | |----------------|---------------------------|-------|--------| | Mnemonic | Description | Bytes | Cycles | | IN A, P | Input port to A | 1 | 2 | | OUTL P, A | Output A to port | 1 | 2 | | ANL P, #data | And immediate to port | 2 | 2 | | ORL P, #data | Or immediate to port | 2 | 2 | | INS A, BUS | Input BUS to A | 1 | 2 | | OUTL BUS, A | Output A to BUS | 1 | 2 | | ANL BUS, #data | And immediate to BUS | 2 | 2 | | ORL BUS, #data | Or immediate to<br>BUS | 2 | 2 | | MOVD A, P | Input expander port to A | 1 | 2 | | MOVD P, A | Output A to expander port | 1 | 2 | | ANLD P, A | And A to expander port | 1 | 2 | | ORLD P, A | Or A to expander port | 1 | 2 | | Registers | | | | |-----------|-----------------------|-------|--------| | Mnemonic | Description | Bytes | Cycles | | INC R | Increment register | 1 | 1 | | INC @R | Increment data memory | 1 | 1 | | DEC R | Decrement register | 1 | 1 | | Branch | | | , | |--------------|------------------------------|-------|--------| | Mnemonic | Description | Bytes | Cycles | | JMP addr | Jump unconditional | 2 | 2 | | JMPP @A | Jump indirect | 1 | 2 | | DJNZ R, addr | Decrement register and skip | 2 | 2 | | JC addr | Jump on carry = 1 | 2 | 2 | | JNC addr | Jump on carry = 0 | 2 | 2 | | JZ addr | Jump on A zero | 2 | 2 | | JNZ addr | Jump on A not zero | 2 | 2 | | JT0 addr | Jump on $T0 = 1$ | 2 | 2 | | JNT0 addr | Jump on $T0 = 0$ | 2 | 2 | | JT1 addr | Jump on $T1 = 1$ | 2 | 2 | | JNT1 addr | Jump on $T1 = 0$ | 2 | 2 | | JF0 addr | Jump on $F0 = 1$ | 2 | 2 | | JF1 addr | Jump on $F1 = 1$ | 2 | 2 | | JTF addr | Jump on timer flag | 2 | 2 | | JNI addr | Jump on $\overline{INT} = 0$ | 2 | 2 | | JBb addr | Jump on accumulator bit | 2 | 2 | Table 2. Instruction Set (Continued) | Subroutine | | | <u> </u> | |------------|---------------------------|-------|----------| | Mnemonic | Description | Bytes | Cycles | | CALL addr | Jump to subroutine | 2 | 2 | | REŢ | Return | 1 | 2 | | RETR | Return and restore status | 1 | 2 | | Flags | | | | |----------|-------------------|-------|--------| | Mnemonic | Description | Bytes | Cycles | | CLR C | Clear carry | 1 | 1 | | CPL C | Complement carry | 1 | 1 | | CLR F0 | Clear flag 0 | 1 | 1 | | CPL F0 | Complement flag 0 | 1 | 1 | | CLR F1 | Clear flag 1 | 1 | 1 | | CPL F1 | Complement flag 1 | 1 | 1 | | Data Moves | | | | |---------------|--------------------------------------|-------|--------| | Mnemonic | Description | Bytes | Cycles | | MOV A, R | Move register to A | 1 | 1 | | MOV A, @R | Move data memory to A | 1 | 1 | | MOV A, #data | Move immediate to A | 2 | 2 | | MOV R, A | Move A to register | 1 | 1 | | MOV @R, A | Move A to data memory | 1 | 1 | | MOV R, #data | Move immediate to register | 2 | 2 | | MOV @R, #data | Move immediate to data memory | 2 | 2 | | MOV A, PSW | Move PSW to A | 1 | 1 | | MOV PSW, A | Move A to PSW | 1 | 1 | | XCH A, R | Exchange A and register | 1 | 1 | | XCH A, @R | Exchange A and data memory | 1 | 1 | | XCHD A, @R | Exchange nibble of A and data memory | 1 | 1 | | MOVX A, @R | Move external data memory to A | 1 | 2 | | MOVX @R, A | Move A to external data memory | 1 | 2 | | MOVP A, @A | Move to A from current page | 1 | 2 | | MOVP3 A, @A | Move to A from page 3 | 1 | 2 | | Timer/Count | er | | | |-------------|--------------------|-------|--------| | Mnemonic | Description | Bytes | Cycles | | MOV A, T | Read timer/counter | 1 | 1 | | MOV T, A | Load timer/counter | 1 | 1 | | STRTT | Start timer | 1 | 1 | | STRT CNT | Start counter | 1 | 1 | | STOP TCNT | Stop timer/counter | 1 | 1 | | EN TONTI | Enable timer/ | 1 | 1 | | | counter interrupt | | · | | DIS TONTI | Disable timer/ | 1 | 1 | | | counter interrupt | | · | | Control | | | | |----------|----------------------------|-------|--------| | Mnemonic | Description | Bytes | Cycles | | ENI | Enable external interrupt | 1 | 1 | | DISI | Disable external interrupt | 1 | 1 | | SEL RB0 | Select register bank 0 | 1 | 1 | | SEL RB1 | Select register bank 1 | 1 | 1 | | SEL MB0 | Select memory bank 0 | 1 | 1 | | SEL MB1 | Select memory bank 1 | 1 | 1 | | ENTO CLK | Enable clock output on T0 | 1 | 1 | | Mnemonic | Description | Bytes | Cycles | |----------|--------------|-------|--------| | NOP | No operation | 1 | 1_ | #### **ABSOLUTE MAXIMUM RATINGS\*** | Case Temperature Under Bias 0°C to +70°C | |------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on any Pin with Respect | | to Ground | | Power Dissipation1.5W | NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ## D.C. CHARACTERISTICS $T_A = 0^{\circ}C$ to $+70^{\circ}C$ ; $V_{CC} = V_{DD} = 5V \pm 10\%$ ; $V_{SS} = 0V$ | Symbol | Parameter | Limits | | | Unit | Test Conditions | Device | |------------------|-----------------------------------------------------------|--------|-----|-----------------|------|-----------------------------------------|--------| | əyilibçi | raiailietei | Min | Тур | Max | Çı. | 100000000000000000000000000000000000000 | | | VIL | Input Low Voltage (All<br>Except RESET, X1, X2) | -0.5 | | 0.8 | ٧ | | All | | V <sub>IL1</sub> | Input Low Voltage<br>(RESET, X1, X2) | -0.5 | | 0.6 | ٧ | | All | | V <sub>IH</sub> | Input High Voltage<br>(All Except XTAL1,<br>XTAL2, RESET) | 2.0 | | V <sub>CC</sub> | ٧ | | All | | V <sub>IH1</sub> | Input High Voltage<br>(X1, X2, RESET) | 3.8 | | V <sub>CC</sub> | V | | All | | V <sub>OL</sub> | Output Low Voltage<br>(BUS) | | | 0.45 | ٧ | I <sub>OL</sub> = 2.0 mA | Ail | | V <sub>OL1</sub> | Output Low Voltage<br>(RD, WR, PSEN, ALE) | | | 0.45 | ٧ | I <sub>OL</sub> = 1.8 mA | All | | V <sub>OL2</sub> | Output Low Voltage<br>(PROG) | | | 0.45 | ٧ | I <sub>OL</sub> = 1.0 mA | All | | V <sub>OL3</sub> | Output Low Voltage<br>(All Other Outputs) | | | 0.45 | ٧ | I <sub>OL</sub> = 1.6 mA | All | | V <sub>OH</sub> | Output High Voltage<br>(BUS) | 2.4 | | | ٧ | $I_{OH} = -400 \mu\text{A}$ | All | | V <sub>OH1</sub> | Output High Voltage<br>(RD, WR, PSEN, ALE) | 2.4 | | | ٧ | $l_{OH} = -100 \mu\text{A}$ | All | | V <sub>OH2</sub> | Output High Voltage<br>(All Other Outputs) | 2.4 | | | ٧ | $l_{OH} = -40 \mu\text{A}$ | All | # intel. **D.C. CHARACTERISTICS** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ ; $V_{CC} = V_{DD} = 5V \pm 10\%$ ; $V_{SS} = 0V$ (Continued) | Symbol | Parameter | Limits | | Unit | Test Conditions | Device | | |------------------------|--------------------------------------------------------|--------|-----|------------|-----------------|------------------------------------------------------------|-------------------| | <b>O</b> y <b>D</b> O. | | Min | Тур | Max | Oiiii | rest Conditions | Dealce | | I <sub>L1</sub> | Leakage Current<br>(T1, INT) | | | ±10 | μА | V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | All | | I <sub>LI1</sub> | Input Leakage Current<br>(P10-P17, P20-P27,<br>EA, SS) | | | -500 | μΑ | V <sub>SS</sub> + 0.45 ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | All | | I <sub>LI2</sub> | Input Leakage Current<br>RESET | -10 | | -300 | μА | V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ 3.8 | All | | <sup>I</sup> LO | Leakage Current<br>(BUS, T0) (High<br>Impedance State) | | | ±10 | μА | V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | All | | l <sub>DD</sub> | V <sub>DD</sub> Supply Current<br>(RAM Standby) | | 3 | 5 | mA | | 8048AH<br>8035AHL | | | | | 4 | 7 | mА | | 8049AH<br>8039AHL | | | | | 5 | 10 | mA | | 8050AH<br>8040AHL | | I <sub>DD</sub> + | Total Supply Current* | | 30 | <b>6</b> 5 | mA | | 8048AH<br>8035AHL | | | | | 35 | 70 | mA | | 8049AH<br>8039AHL | | | | | 40 | 80 | mA | | 8050AH<br>8040AHL | | | | | 30 | 100 | mA | | P8748H | | | | | 50 | 110 | mA | | P8749H | | V <sub>DD</sub> | RAM Standby Voltage | 2.2 | | 5.5 | ٧ | Standby Mode Reset<br>≤V <sub>IL1</sub> | 8048AH<br>8035AH | | | | 2.2 | | 5.5 | ٧ | | 8049AH<br>8039AH | | | | 2.2 | | 5.5 | <b>v</b> | | 8050AH<br>8040AHL | <sup>\*</sup>ICC + IDD are measured with all outputs in their high impedance state; RESET low; 11 MHz crystal applied; INT, SS, and EA floating. # A.C. CHARACTERISTICS $T_A = 0$ °C to +70°C; $V_{CC} = V_{DD} = 5V \pm 10\%$ ; $V_{SS} = 0V$ | t Clock Period 1/xtal freq 90.9 1000 ns (Note 3) LL ALE Pulse Width 3.51-170 150 ns (Note 2) LAL Addr Setup to ALE 2t-110 70 ns (Note 2) LA Addr Hold from ALE 1-40 50 ns (Note 2) LA Addr Hold from ALE 1-40 50 ns (Note 2) LA Addr Hold from ALE 1-40 50 ns (Note 2) LCC1 Control Pulse Width (RD, WR) 7.51-200 480 ns (Note 2) LCC2 Control Pulse Width (RD, WR) 6.51-200 350 ns (Note 2) LCC3 Control Pulse Width (RD, WR) 6.51-200 390 ns (Note 2) LCC4 Control Pulse Width (RD, WR) 1.51-30 0 110 ns (Note 2) LCC5 Control Pulse Width (RD, PSEN) 1.51-30 0 110 ns (Note 2) LCC6 Control Pulse Width (RD, PSEN) 1.51-30 0 110 ns (Note 2) LCC7 Control Pulse Width (RD, PSEN) 1.51-30 0 110 ns (Note 2) LCC8 CONTROL PULSE WIDTH (RD, WR) 1.51-170 240 ns (Note 2) LAW Addr Setup to Data in 4.51-170 240 ns (Note 2) LAW Addr Setup to Data (RD) 10.51-220 730 ns (Note 2) LAPC1 Addr Setup to Data (RD) 10.51-220 730 ns (Note 2) LAPC2 Addr Float to RD, WR 2t-40 140 ns (Note 2) LAFC2 Addr Float to RD, WR 2t-40 140 ns (Note 2) LAFC2 Addr Float to PSEN 0.51-40 10 ns (Note 2) LAFC2 ALE to Control (RD, WR) 3t-75 200 ns (Note 2) LAFC2 ALE to Control (RD, WR) 3t-75 200 ns (Note 2) LAFC2 ALE to Control (RD, WR, PROG) 1-65 25 ns (Note 2) LCA1 Control to ALE (RD, WR, PROG) 1-65 25 ns (Note 2) LCA2 Control to ALE (RD, WR, PROG) 1-65 25 ns (Note 2) LCCP Port Control Setup to PROG 1.51-80 50 ns (Note 2) LCCP Port Control Hold to PROG 4t-280 100 ns (Note 2) LCCP Port Control Hold to PROG 4t-280 100 ns (Note 2) LCCP Port Control Hold to PROG 1.51-80 50 ns (Note 2) LCCP Port Control Hold to PROG 1.51-80 50 ns (Note 2) LCCP Port Control Hold to PROG 1.51-80 50 ns (Note 2) LCCP Port Control Hold to PROG 1.51-80 50 ns (Note 2) LCCP Port Control Hold to PROG 1.51-80 50 ns (Note 2) LCCP Port Control Hold to PROG 1.51-80 50 ns (Note 2) LCCP Port Control Hold to PROG 1.51-80 50 ns (Note 2) LCCP Port Control Hold to PROG 1.51-80 50 ns (Note 2) LCCP Port Control Hold to PROG 1.51-80 50 ns (Note 2) LCCP Port Control Hold to PROG 1.51-8 | A | | f (t) | I | MHz | | Conditions | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------|-------------|------|------|------|-------------| | tLL ALE Pulse Width 3.5t-170 150 ns tAL Addr Setup to ALE 2t-110 70 ns (Note 2) tLA Addr Hold from ALE t-40 50 ns (Note 2) tCC1 Control Pulse Width (RD, WR) 7.5t-200 480 ns 1 tCC2 Control Pulse Width (RD, WR) 6t-200 350 ns 1 tDW Data Setup before WR 6.5t-200 390 ns 1 tWD Data Hold after WR t-50 40 ns 1 tDR Data Hold (RD, PSEN) 1.5t-30 0 110 ns tRD1 RD to Data in 4.5t-170 375 ns 1 tRD2 PSEN to Data in 4.5t-170 240 ns 1 tAW Addr Setup to Data (RD) 10.5t-220 730 ns 1 tAD2 Addr Setup to Data (RD) 10.5t-220 730 ns 1 tAPC1 Addr Float to RD, WR 2t-40 | Symbol | Parameter | | Min | Max | Unit | | | tal. Addr Setup to ALE 2t-110 70 ns (Note 2) tal. Addr Hold from ALE t-40 50 ns tcc1 Control Pulse Width (RD, WR) 7.5t-200 480 ns tcc2 Control Pulse Width (PSEN) 6t-200 350 ns tbW Data Betup before WR 6.5t-200 390 ns tbM Data Hold after WR t-50 40 ns tbM Data Hold after WR t-50 40 ns tbM Data Hold (RD, PSEN) 1.5t-30 0 110 ns tbM Data Hold (RD, PSEN) 1.5t-30 0 110 ns tBD Data In 6t-170 375 ns tBD PSEN to Data in 4.5t-170 240 ns tBD PSEN to Data in 4.5t-170 240 ns tAD1 Addr Setup to Data (RD) 10.5t-220 730 ns tAD2 Addr Setup to Data (RD) 1.5t-200 460 < | t | Clock Period | 1/xtal freq | 90.9 | 1000 | ns | (Note 3) | | t_A Addr Hold from ALE t_40 50 ns t_CC1 Control Pulse Width (RD, WR) 7.5t-200 480 ns t_CC2 Control Pulse Width (PSEN) 6t-200 350 ns t_DW Data Setup before WR 6.5t-200 390 ns t_WD Data Hold after WR t-50 40 ns t_DR Data Hold after WR t-50 40 ns t_DR Data Hold after WR t-50 40 ns t_RD Data Hold (RD, PSEN) 1.5t-30 0 110 ns t_RD1 RD to Data in 6t-170 375 ns t_RD2 PSEN to Data in 4.5t-170 240 ns t_AU Addr Setup to Data (RD) 10.5t-270 730 ns t_AD2 Addr Setup to Data (RD) 7.5t-200 460 ns t_AD2 Addr Float to RD, WR 2t-40 140 ns (Note 2) t_AFC1 Addr Float to RD, WR 2t-40 140 | tլլ | ALE Pulse Width | 3.5t-170 | 150 | | ns | | | tCC1 Control Pulse Width (RD, WR) 7.5t-200 480 ns tCC2 Control Pulse Width (PSEN) 6t-200 350 ns tDW Data Setup before WR 6t-200 390 ns tWD Data Hold after WR 6.5t-200 390 ns tDR Data Hold after WR t-50 40 ns tRD1 RD to Data in 6t-170 375 ns tRD1 RD to Data in 6t-170 375 ns tRD2 PSEN to Data in 4.5t-170 240 ns tAW Addr Setup to WR 5t-150 300 ns tAD1 Addr Setup to Data (RD) 10.5t-220 730 ns tAD2 Addr Float to RD, WR 2t-40 140 ns (Note 2) tAFC1 Addr Float to RD, WR 2t-40 140 ns (Note 2) t_AFC2 Addr Float to RD, WR 3t-75 200 ns (Note 2) t_AFC2 ALE to Control (RD, WR) 3t-75 | t <sub>AL</sub> | Addr Setup to ALE | 2t-110 | 70 | | ns | (Note 2) | | tCC2 Control Pulse Width (PSEN) 6t-200 350 ns tpW Data Setup before WR 6.5t-200 390 ns twD Data Hold after WR t-50 40 ns tpR Data Hold (RD, PSEN) 1.5t-30 0 110 ns tpR Data Hold (RD, PSEN) 1.5t-30 0 110 ns tpD Data Hold (RD, PSEN) 1.5t-30 0 110 ns tpD PSEN to Data in 6t-170 375 ns tpD PSEN to Data in 4.5t-170 240 ns tpM Addr Setup to Data (RD) 10.5t-220 730 ns tAD1 Addr Setup to Data (RD) 10.5t-220 730 ns tAD2 Addr Setup to Data (RD) 7.5t-200 460 ns tAD2 Addr Float to RD, WR 2t-40 140 ns (Note 2) tAFC1 Addr Float to RD, WR 3t-75 200 ns (Note 2) t_AFC2 ALE to Contr | tLA | Addr Hold from ALE | t-40 | 50 | | ns | | | tow Data Setup before WR 6.5t-200 390 ns twD Data Hold after WR t-50 40 ns tDR Data Hold (RD, PSEN) 1.5t-30 0 110 ns tRD1 RD to Data in 6t-170 375 ns tRD2 PSEN to Data in 4.5t-170 240 ns tAW Addr Setup to WR 5t-150 300 ns tAW Addr Setup to Data (RD) 10.5t-220 730 ns tAD2 Addr Setup to Data (RD) 10.5t-220 730 ns tAD2 Addr Setup to Data (RSEN) 7.5t-200 460 ns tAD2 Addr Setup to Data (RSEN) 7.5t-200 460 ns tAD2 Addr Float to RD, WR 2t-40 140 ns (Note 2) tAFC1 Addr Float to RD, WR 2t-40 140 ns (Note 2) tLAFC2 ALE to Control (RD, WR) 3t-75 60 ns tLAFC2 ALE to Control (RD, WR) PROG <td>t<sub>CC1</sub></td> <td>Control Pulse Width (RD, WR)</td> <td>7.5t-200</td> <td>480</td> <td></td> <td>ns</td> <td></td> | t <sub>CC1</sub> | Control Pulse Width (RD, WR) | 7.5t-200 | 480 | | ns | | | twD Data Hold after WR t-50 40 ns tDR Data Hold (RD, PSEN) 1.5t-30 0 110 ns tRD1 RD to Data in 6t-170 375 ns tRD2 PSEN to Data in 4.5t-170 240 ns tAW Addr Setup to WR 5t-150 300 ns tAD1 Addr Setup to Data (RD) 10.5t-220 730 ns tAD2 Addr Setup to Data (PSEN) 7.5t-200 460 ns tAD2 Addr Float to RD, WR 2t-40 140 ns (Note 2) tAFC1 Addr Float to PSEN 0.5t-40 10 ns (Note 2) tAFC2 Addr Float to PSEN 0.5t-40 10 ns (Note 2) tLAFC2 ALE to Control (RD, WR) 3t-75 200 ns tLAFC2 ALE to Control (PSEN) 1.5t-75 60 ns tCA1 Control to ALE (RD, WR, PROG) t-65 25 ns tCA2 Control to ALE (RD, WR, PROG) | t <sub>CC2</sub> | Control Pulse Width (PSEN) | 6t-200 | 350 | | ns | | | In Detail Data Hold (RD, PSEN) 1.5t-30 0 110 ns IRD1 RD to Data in 6t-170 375 ns IRD2 PSEN to Data in 4.5t-170 240 ns IAW Addr Setup to Data in 4.5t-170 240 ns IAW Addr Setup to Data (RD) 10.5t-220 730 ns IAD1 Addr Setup to Data (RD) 7.5t-200 460 ns IAD2 Addr Setup to Data (RSEN) 7.5t-200 460 ns IAFC1 Addr Float to RD, WR 2t-40 140 ns (Note 2) IAFC2 Addr Float to PSEN 0.5t-40 10 ns (Note 2) ILAFC2 ALE to Control (RD, WR) 3t-75 200 ns ILAFC2 ALE to Control (PSEN) 1.5t-75 60 ns ICA1 Control to ALE (RD, WR, PROG) t-65 25 ns ICA2 Control to ALE (PSEN) 4t-70 290 ns tpc Port Control Hold to PROG | t <sub>DW</sub> | Data Setup before WR | 6.5t-200 | 390 | | ns | | | RD1 RD to Data in 6t-170 375 ns tRD2 PSEN to Data in 4.5t-170 240 ns tAW Addr Setup to WR 5t-150 300 ns tAD1 Addr Setup to Data (RD) 10.5t-220 730 ns tAD2 Addr Setup to Data (PSEN) 7.5t-200 460 ns tAFC1 Addr Float to RD, WR 2t-40 140 ns (Note 2) tAFC2 Addr Float to PSEN 0.5t-40 10 ns (Note 2) tLAFC1 ALE to Control (RD, WR) 3t-75 200 ns tLAFC2 ALE to Control (PSEN) 1.5t-75 60 ns tCA1 Control to ALE (RD, WR, PROG) t-65 25 ns tCA2 Control to ALE (PSEN) 4t-70 290 ns tCP Port Control Hold to PROG 1.5t-80 50 ns tpp PROG to P2 Input Valid 8.5t-120 650 ns tpp Input Data Hold from PROG 1.5t < | t <sub>WD</sub> | Data Hold after WR | t-50 | 40 | | ns | | | tRD2 PSEN to Data in 4.5t-170 240 ns t <sub>AW</sub> Addr Setup to WR 5t-150 300 ns t <sub>AD1</sub> Addr Setup to Data (RD) 10.5t-220 730 ns t <sub>AD2</sub> Addr Setup to Data (PSEN) 7.5t-200 460 ns t <sub>AFC1</sub> Addr Float to RD, WR 2t-40 140 ns (Note 2) t <sub>AFC2</sub> Addr Float to PSEN 0.5t-40 10 ns (Note 2) t <sub>AFC2</sub> Addr Float to RD, WR 3t-75 200 ns (Note 2) t <sub>AFC2</sub> ALE to Control (RD, WR) 3t-75 200 ns 1.5t-75 60 ns t <sub>AFC2</sub> ALE to Control (PSEN) 1.5t-75 60 ns 1.5t-80 ns t <sub>CA1</sub> Control to ALE (RD, WR, PROG) 1-65 25 ns 1.5t-80 ns ns t <sub>CP</sub> Port Control Hold to PROG 1.5t-80 50 ns ns 1.5t-80 ns ns t <sub>PC</sub> Port Control Hold to PROG | t <sub>DR</sub> | Data Hold (RD, PSEN) | 1.5t-30 | 0 | 110 | ns | | | taw Addr Setup to WR 5t-150 300 ns taD1 Addr Setup to Data (RD) 10.5t-220 730 ns taD2 Addr Setup to Data (PSEN) 7.5t-200 460 ns taFC1 Addr Float to RD, WR 2t-40 140 ns (Note 2) taFC2 Addr Float to PSEN 0.5t-40 10 ns (Note 2) taFC2 Addr Float to PSEN 0.5t-40 10 ns (Note 2) taFC2 Addr Float to PSEN 0.5t-40 10 ns (Note 2) taFC1 ALE to Control (RD, WR) 3t-75 200 ns taFC2 ALE to Control (PSEN) 1.5t-75 60 ns tCA1 Control to ALE (RD, WR, PROG) t-65 25 ns tCA2 Control to ALE (PSEN) 4t-70 290 ns tp Port Control Hold to PROG 1.5t-80 50 ns tp Port Control Hold to PROG 4t-260 100 ns tp PROG | t <sub>RD1</sub> | RD to Data in | 6t-170 | | 375 | ns | <del></del> | | tadd Addr Setup to Data (RD) 10.5t-220 730 ns tadd Addr Setup to Data (PSEN) 7.5t-200 460 ns taFC1 Addr Float to RD, WR 2t-40 140 ns (Note 2) taFC2 Addr Float to PSEN 0.5t-40 10 ns (Note 2) taFC2 Addr Float to PSEN 0.5t-40 10 ns (Note 2) taFC2 Addr Float to PSEN 0.5t-40 10 ns (Note 2) taFC1 ALE to Control (RD, WR) 3t-75 200 ns taFC2 ALE to Control (PSEN) 1.5t-75 60 ns tCA1 Control to ALE (RD, WR, PROG) t-65 25 ns tCA2 Control to ALE (PSEN) 4t-70 290 ns tCP Port Control Setup to PROG 1.5t-80 50 ns tpC Port Control Hold to PROG 4t-260 100 ns tpR PROG to P2 Input Valid 8.5t-120 650 ns tpP | t <sub>RD2</sub> | PSEN to Data in | 4.5t-170 | | 240 | ns | | | tadd Addr Setup to Data (PSEN) 7.5t-200 460 ns taFC1 Addr Float to RD, WR 2t-40 140 ns (Note 2) taFC2 Addr Float to PSEN 0.5t-40 10 ns (Note 2) tLAFC2 ALE to Control (RD, WR) 3t-75 200 ns tLAFC2 ALE to Control (PSEN) 1.5t-75 60 ns tCA1 Control to ALE (RD, WR, PROG) t-65 25 ns tCA2 Control to ALE (PSEN) 4t-70 290 ns tCP Port Control Setup to PROG 1.5t-80 50 ns tPC Port Control Hold to PROG 4t-260 100 ns tPR PROG to P2 Input Valid 8.5t-120 650 ns tPF Input Data Hold from PROG 1.5t 0 140 ns tpD Output Data Hold 1.5t-90 40 ns 10 tpD PROG Pulse Width 10.5t-250 700 ns 10 150 ns | t <sub>AW</sub> | Addr Setup to WR | 5t-150 | 300 | | ns | | | tAFC1 Addr Float to RD, WR 2t-40 140 ns (Note 2) tAFC2 Addr Float to PSEN 0.5t-40 10 ns (Note 2) tLAFC1 ALE to Control (RD, WR) 3t-75 200 ns tLAFC2 ALE to Control (PSEN) 1.5t-75 60 ns tCA1 Control to ALE (RD, WR, PROG) t-65 25 ns tCA2 Control to ALE (PSEN) 4t-70 290 ns tCP Port Control Setup to PROG 1.5t-80 50 ns tPC Port Control Hold to PROG 4t-260 100 ns tPR PROG to P2 Input Valid 8.5t-120 650 ns tPF Input Data Hold from PROG 1.5t 0 140 ns tpD Output Data Hold 1.5t-90 40 ns tpD Output Data Hold 1.5t-90 40 ns tpD PROG Pulse Width 10.5t-250 700 ns tpL Port 2 I/O Setup to ALE 4t-2 | t <sub>AD1</sub> | Addr Setup to Data (RD) | 10.5t-220 | | 730 | ns | | | taFC2 Addr Float to PSEN 0.5t-40 10 ns (Note 2) taFC1 ALE to Control (RD, WR) 3t-75 200 ns taFC2 ALE to Control (PSEN) 1.5t-75 60 ns tCA1 Control to ALE (RD, WR, PROG) t-65 25 ns tCA2 Control to ALE (PSEN) 4t-70 290 ns tCP Port Control Setup to PROG 1.5t-80 50 ns tpC Port Control Hold to PROG 4t-260 100 ns tpR PROG to P2 Input Valid 8.5t-120 650 ns tpF Input Data Hold from PROG 1.5t 0 140 ns tpD Output Data Hold 1.5t-90 250 ns tpD Output Data Hold 1.5t-90 40 ns tpD PROG Pulse Width 10.5t-250 700 ns tpL Port 2 I/O Setup to ALE 4t-200 160 ns tpV Port Output from ALE 4.5t+100 5.0 <td>t<sub>AD2</sub></td> <td>Addr Setup to Data (PSEN)</td> <td>7.5t-200</td> <td></td> <td>460</td> <td>ns</td> <td></td> | t <sub>AD2</sub> | Addr Setup to Data (PSEN) | 7.5t-200 | | 460 | ns | | | tLAFC1 ALE to Control (\overline{RD}, \overline{WR}) 3t-75 200 ns tLAFC2 ALE to Control (\overline{PSEN}) 1.5t-75 60 ns tCA1 Control to ALE (\overline{RD}, \overline{WR}, \overline{PROG}) t-65 25 ns tCA2 Control to ALE (\overline{PSEN}) 4t-70 290 ns tCP Port Control Setup to PROG 1.5t-80 50 ns tPC Port Control Hold to PROG 4t-260 100 ns tPR PROG to P2 Input Valid 8.5t-120 650 ns tPF Input Data Hold from PROG 1.5t 0 140 ns tDP Output Data Setup 6t-290 250 ns tPD Output Data Hold 1.5t-90 40 ns tpP PROG Pulse Width 10.5t-250 700 ns tpL Port 2 I/O Setup to ALE 4t-200 160 ns tpV Port Output from ALE 4.5t+100 5.0 ns toPAR TO Rep Rate </td <td>t<sub>AFC1</sub></td> <td>Addr Float to RD, WR</td> <td>2t-40</td> <td>140</td> <td></td> <td>ns</td> <td>(Note 2)</td> | t <sub>AFC1</sub> | Addr Float to RD, WR | 2t-40 | 140 | | ns | (Note 2) | | t <sub>LAFC2</sub> ALE to Control (PSEN) 1.5t-75 60 ns t <sub>CA1</sub> Control to ALE (RD, WR, PROG) t-65 25 ns t <sub>CA2</sub> Control to ALE (PSEN) 4t-70 290 ns t <sub>CP</sub> Port Control Setup to PROG 1.5t-80 50 ns t <sub>PC</sub> Port Control Hold to PROG 4t-260 100 ns t <sub>PR</sub> PROG to P2 Input Valid 8.5t-120 650 ns t <sub>PF</sub> Input Data Hold from PROG 1.5t 0 140 ns t <sub>DP</sub> Output Data Setup 6t-290 250 ns t <sub>PD</sub> Output Data Hold 1.5t-90 40 ns t <sub>PD</sub> PROG Pulse Width 10.5t-250 700 ns t <sub>PL</sub> Port 2 I/O Setup to ALE 4t-200 160 ns t <sub>PL</sub> Port 2 I/O Hold to ALE 0.5t-30 15 ns t <sub>PV</sub> Port Output from ALE 4.5t+100 5.0 ns t <sub>OPHR</sub> To Rep Rate 3t 270 | t <sub>AFC2</sub> | Addr Float to PSEN | 0.5t-40 | 10 | | ns | (Note 2) | | tCA1 Control to ALE (RD, WR, PROG) t-65 25 ns tCA2 Control to ALE (PSEN) 4t-70 290 ns tCP Port Control Setup to PROG 1.5t-80 50 ns tPC Port Control Hold to PROG 4t-260 100 ns tPR PROG to P2 Input Valid 8.5t-120 650 ns tPR Input Data Hold from PROG 1.5t 0 140 ns tDP Output Data Setup 6t-290 250 ns tPD Output Data Hold 1.5t-90 40 ns tPD PROG Pulse Width 10.5t-250 700 ns tPL Port 2 I/O Setup to ALE 4t-200 160 ns tPL Port 2 I/O Hold to ALE 0.5t-30 15 ns tPV Port Output from ALE 4.5t+100 5.0 ns tOPAR TO Rep Rate 3t 270 ns | t <sub>LAFC1</sub> | ALE to Control (RD, WR) | 3t-75 | 200 | | ns | | | tCA2 Control to ALE (PSEN) 4t-70 290 ns tCP Port Control Setup to PROG 1.5t-80 50 ns tPC Port Control Hold to PROG 4t-260 100 ns tPR PROG to P2 Input Valid 8.5t-120 650 ns tPF Input Data Hold from PROG 1.5t 0 140 ns tDP Output Data Setup 6t-290 250 ns tPD Output Data Hold 1.5t-90 40 ns tPP PROG Pulse Width 10.5t-250 700 ns tPL Port 2 I/O Setup to ALE 4t-200 160 ns tPV Port Output from ALE 4.5t+100 5.0 ns tOPRR TO Rep Rate 3t 270 ns | t <sub>LAFC2</sub> | ALE to Control (PSEN) | 1.5t-75 | 60 | | ns | | | tCP Port Control Setup to PROG 1.5t-80 50 ns tpC Port Control Hold to PROG 4t-260 100 ns tpR PROG to P2 Input Valid 8.5t-120 650 ns tpF Input Data Hold from PROG 1.5t 0 140 ns tpP Output Data Setup 6t-290 250 ns tpD Output Data Hold 1.5t-90 40 ns tpP PROG Pulse Width 10.5t-250 700 ns tpP Port 2 I/O Setup to ALE 4t-200 160 ns tLP Port 2 I/O Hold to ALE 0.5t-30 15 ns tPV Port Output from ALE 4.5t+100 5.0 ns tOPRR TO Rep Rate 3t 270 ns | t <sub>CA1</sub> | Control to ALE (RD, WR, PROG) | t-65 | 25 | | ns | | | tpC Port Control Hold to PROG 4t-260 100 ns tpR PROG to P2 Input Valid 8.5t-120 650 ns tpF Input Data Hold from PROG 1.5t 0 140 ns tpP Output Data Setup 6t-290 250 ns tpD Output Data Hold 1.5t-90 40 ns tpP PROG Pulse Width 10.5t-250 700 ns tpL Port 2 I/O Setup to ALE 4t-200 160 ns tpP Port 2 I/O Hold to ALE 0.5t-30 15 ns tpV Port Output from ALE 4.5t+100 5.0 ns toPRR T0 Rep Rate 3t 270 ns | t <sub>CA2</sub> | Control to ALE (PSEN) | 4t-70 | 290 | | ns | | | tpR PROG to P2 Input Valid 8.5t-120 650 ns tpF Input Data Hold from PROG 1.5t 0 140 ns tpP Output Data Setup 6t-290 250 ns tpD Output Data Hold 1.5t-90 40 ns tpP PROG Pulse Width 10.5t-250 700 ns tpL Port 2 I/O Setup to ALE 4t-200 160 ns tLP Port 2 I/O Hold to ALE 0.5t-30 15 ns tpv Port Output from ALE 4.5t+100 5.0 ns toPRR T0 Rep Rate 3t 270 ns | t <sub>CP</sub> | Port Control Setup to PROG | 1.5t-80 | 50 | | ns | | | tpF Input Data Hold from PROG 1.5t 0 140 ns tpP Output Data Setup 6t-290 250 ns tpD Output Data Hold 1.5t-90 40 ns tpP PROG Pulse Width 10.5t-250 700 ns tpL Port 2 I/O Setup to ALE 4t-200 160 ns tLP Port 2 I/O Hold to ALE 0.5t-30 15 ns tpV Port Output from ALE 4.5t+100 5.0 ns toPRR T0 Rep Rate 3t 270 ns | t <sub>PC</sub> | Port Control Hold to PROG | 4t-260 | 100 | | ns | | | tDP Output Data Setup 6t-290 250 ns tpD Output Data Hold 1.5t-90 40 ns tpP PROG Pulse Width 10.5t-250 700 ns tpL Port 2 I/O Setup to ALE 4t-200 160 ns tLP Port 2 I/O Hold to ALE 0.5t-30 15 ns tpv Port Output from ALE 4.5t+100 5.0 ns toPHR T0 Rep Rate 3t 270 ns | tpR | PROG to P2 Input Valid | 8.5t-120 | | 650 | nŝ | - | | tpD Output Data Hold 1.5t-90 40 ns tpP PROG Pulse Width 10.5t-250 700 ns tpL Port 2 I/O Setup to ALE 4t-200 160 ns tLP Port 2 I/O Hold to ALE 0.5t-30 15 ns tpv Port Output from ALE 4.5t+100 5.0 ns toPRR To Rep Rate 3t 270 ns | tpF | Input Data Hold from PROG | 1.5t | 0 | 140 | ns | | | tpp PROG Pulse Width 10.5t-250 700 ns tpL Port 2 I/O Setup to ALE 4t-200 160 ns tLP Port 2 I/O Hold to ALE 0.5t-30 15 ns tpv Port Output from ALE 4.5t+100 5.0 ns toPHR To Rep Rate 3t 270 ns | t <sub>DP</sub> | Output Data Setup | 6t-290 | 250 | | ns | | | tpL Port 2 I/O Setup to ALE 4t-200 160 ns tLP Port 2 I/O Hold to ALE 0.5t-30 15 ns tpv Port Output from ALE 4.5t+100 5.0 ns toPHR To Rep Rate 3t 270 ns | t <sub>PD</sub> | Output Data Hold | 1.5t-90 | 40 | | ns | | | t_P Port 2 I/O Hold to ALE 0.5t-30 15 ns t <sub>PV</sub> Port Output from ALE 4.5t+100 5.0 ns t <sub>OPRR</sub> T0 Rep Rate 3t 270 ns | tpp | PROG Pulse Width | 10.5t-250 | 700 | | nş | | | t <sub>PV</sub> Port Output from ALE 4.5t+100 5.0 ns t <sub>OPHR</sub> T0 Rep Rate 3t 270 ns | t <sub>PL</sub> | Port 2 I/O Setup to ALE | 4t-200 | 160 | | ns | | | t <sub>OPRR</sub> T0 Rep Rate 3t 270 ns | tLp | Port 2 I/O Hold to ALE | 0.5t-30 | 15 | | ns | | | | t <sub>PV</sub> | Port Output from ALE | 4.5t + 100 | | 5.0 | ns | | | t <sub>CY</sub> Cycle Time 15t 1.36 15.0 μs | t <sub>OPRR</sub> | T0 Rep Rate | 3t | 270 | | ns | | | | t <sub>CY</sub> | Cycle Time | 15t | 1.36 | 15.0 | μs | | #### NOTES: - Control outputs: C<sub>L</sub> = 80 pF. BUS Outputs: C<sub>L</sub> = 150 pF. BUS High Impedance Load 20 pF f(t) assumes 50% duty cycle on X1, X2. Max clock period is for a 1 MHz crystal input. #### **WAVEFORMS** #### INSTRUCTION FETCH FROM PROGRAM **MEMORY** #### **READ FROM EXTERNAL DATA MEMORY** #### WRITE TO EXTERNAL DATA MEMORY #### INPUT AND OUTPUT FOR A.C. TESTS #### **PORT 1/PORT 2 TIMING** #### **CRYSTAL OSCILLATOR MODE** #### **CERAMIC RESONATOR MODE** #### **DRIVING FROM EXTERNAL SOURCE** For XTAL1 and XTAL2 define "high" as voltages above 1.6V and "low" as voltages below 1.6V. The duty cycle requirements for externally driving XTAL1 and XTAL2 using the circuits shown above are as follows: XTAL1 must be high 35–65% of the period and XTAL2 must be high 35–65% of the period. Rise and fall times must be faster than 20 ns. # PROGRAMMING AND VERIFYING THE P8749H/48H PROGRAMMABLE ROM #### **Programming Verification** In brief, the programming process consists of: activating the program mode, applying an address, latching the address, applying data, and applying a programming pulse. Each word is programmed completely before moving on to the next and is followed by a verification step. The following is a list of the pins used for programming and a description of their functions: | Pin | Function | |-----------------|----------------------------------------| | XTAL1 | Clock Input (3 to 4.0 MHz) | | XTAL2 | , , | | RESET | Initialization and Address Latching | | то | Selection of Program or Verifying Mode | | EA | Activation of Program/Verify Modes | | BUS | Address and Data Input | | | Data Output During Verify | | P20-P22 | Address Input | | V <sub>DD</sub> | Programming Power Supply | | PROG | Program Pulse Input | #### **WARNING:** An attempt to program a missocketed P8749H/48H will result in severe damage to the part. An indication of a properly socketed part is the appearance of the ALE clock output. The lack of this clock may be used to disable the programmer. #### The Program/Verify sequence is: - V<sub>DD</sub> = 5V, Clock applied or internal oscillator operating, RESET = 0V, T0 = 5V, EA = 5V, BUS and PROG floating. P10 and P11 must be tied to ground. - 2. Insert P8749H/48H in programming socket - 3. T0 = 0V (select program mode) - 4. EA = 18V (activate program mode) - 5. Address applied to BUS and P20-22 - 6. RESET = 5V (latch address) - 7. Data applied to BUS - 8. V<sub>DD</sub> = 21V (programming power) - 9. PROG = V<sub>CC</sub> or float followed by one 50 ms pulse to 18V - 10. $V_{DD} = 5V$ - 11. T0 = 5V (verify mode) - 12. Read and verify data on BUS - 13. T0 = 0V - 14. RESET = 0V and repeat from step 5 - Programmer should be at conditions of step 1 when P8749H/48H is removed from socket. #### NOTE: Once programmed the P8749H/48H cannot be erased. #### A.C. TIMING SPECIFICATION FOR PROGRAMMING P8748H/P8749H ONLY $T_A = 25^{\circ}C \pm 5^{\circ}C; V_{CC} = 5V \pm 5\%; V_{DD} = 21 \pm 0.5V$ | Symbol | Parameter | Min | Max | Unit | Test Conditions | |---------------------------------|----------------------------------------------|------------------|------------------|------|-----------------| | t <sub>AW</sub> | Address Setup Time to RESET | 4t <sub>CY</sub> | | | | | t <sub>WA</sub> | Address Hold Time After RESET | 4t <sub>CY</sub> | | | | | t <sub>DW</sub> | Data in Setup Time to PROG | 4t <sub>CY</sub> | | | | | t <sub>WD</sub> | Data in Hold Time After PROG | 4t <sub>CY</sub> | | | | | t <sub>PH</sub> | RESET Hold Time to Verify | 4t <sub>CY</sub> | | | | | typpw | V <sub>DD</sub> Hold Time Before PROG | 0 | 1.0 | ms | | | tVDDH | V <sub>DD</sub> Hold Time After PROG | 0 | 1.0 | ms | | | tpw | Program Pulse Width | 50 | 60 | ms | | | t <sub>TW</sub> | T0 Setup Time for Program Mode | 4t <sub>CY</sub> | | | | | t <sub>WT</sub> | T0 Hold Time After Program Mode | 4t <sub>CY</sub> | | | | | tpo | T0 to Data Out Delay | | 4t <sub>CY</sub> | | | | tww | RESET Pulse Width to Latch Address | 4t <sub>CY</sub> | , | | | | t <sub>r</sub> , t <sub>f</sub> | V <sub>DD</sub> and PROG Rise and Fall Times | 0.5 | 100 | μs | | | t <sub>CY</sub> | CPU Operation Cycle Time | 3.75 | 5 | μs | | | t <sub>RE</sub> | RESET Setup Time before EA | 4t <sub>CY</sub> | | | | #### NOTE: If Test 0 is high, t<sub>DO</sub> can be triggered by RESET. #### D.C. CHARACTERISTICS FOR PROGRAMMING P8748H/P8749H ONLY $T_A = 25^{\circ}C \pm 5^{\circ}C; V_{CC} = 5V \pm 5\%; V_{DD} = 21 \pm 0.5V$ | Symbol | Parameter | Min | Max | Unit | Test Conditions | |------------------|---------------------------------------------|------|------|------|-----------------| | V <sub>DDH</sub> | V <sub>DD</sub> Program Voltage High Level | 20.5 | 21.5 | V | | | V <sub>DDL</sub> | V <sub>DD</sub> Voltage Low Level | 4.75 | 5.25 | V | | | V <sub>PH</sub> | PROG Program Voltage High Level | 17.5 | 18.5 | ٧ | | | V <sub>PL</sub> | PROG Voltage Low Level | 4.0 | Vcc | V | | | V <sub>EAH</sub> | EA Program or Verify Voltage High Level | 17.5 | 18.5 | ٧ | | | IDD | V <sub>DD</sub> High Voltage Supply Current | | 20.0 | mA | | | IPROG | PROG High Voltage Supply Current | | 1.0 | mA | | | I <sub>EA</sub> | EA High Voltage Supply Current | | 1.0 | mA | | ### SUGGESTED ROM VERIFICATION ALGORITHM FOR ROM DEVICE ONLY ## COMBINATION PROGRAM/VERIFY MODE (PROGRAMMABLE ROMS ONLY)